

## $\mu$ PD720201/ $\mu$ PD720202

ASSP (USB3.0 HOST CONTROLLER)



R19DS0047EJ0500 Rev.5.00 Jan. 17, 2013

#### 1. OVERVIEW

The  $\mu$ PD720201 and  $\mu$ PD720202 are Renesas' third generation Universal Serial Bus 3.0 host controllers, which comply with Universal Serial Bus 3.0 Specification, and Intel's eXtensible Host Controller Interface (xHCI). These devices reduce power consumption and offer a smaller package foot-print making them ideal for designers who wish to add the USB3.0 interface to mobile computing devices such as laptops and notebook computers.

The  $\mu$ PD720201 supports up to four USB3.0 SuperSpeed ports and the  $\mu$ PD720202 supports up to two USB3.0 SuperSpeed ports. The  $\mu$ PD720201 and  $\mu$ PD720202 use a PCI Express® Gen 2 system interface bus allowing system designers to easily add up to four ( $\mu$ PD720201) or two ( $\mu$ PD720202) USB3.0 SuperSpeed ports to systems containing the PCI Express bus interface. When connected to USB 3.0-compliant peripherals, the  $\mu$ PD720201 and  $\mu$ PD720202 can transfer information at clock speeds of up to 5 Gbps. The  $\mu$ PD720201 and  $\mu$ PD720202 and USB3.0 standard are fully compliant and backward compatible with the previous USB2.0 standard. The new USB3.0 standard supports data transfer speeds of up to ten times faster than those of the previous-generation USB2.0 standard, enabling quick and efficient transfers of large amounts of information.

#### 1.1 Features

- Compliant with Universal Serial Bus 3.0 Specification Revision 1.0, which is released by USB Implementers Forum, Inc
  - Supports the following speed data rate as follows: Low-Speed (1.5 Mbps) / Full-Speed (12 Mbps) / Hi-Speed (480 Mbps) / SuperSpeed (5 Gbps)
  - μPD720201 supports up to 4 downstream ports for all speeds
  - $\mu$ PD720202 supports up to 2 downstream ports for all speeds
  - Supports all USB compliant data transfer types as follows; Control / Bulk / Interrupt / Isochronous transfer
- Compliant with Intel's eXtensible Host Controller Interface (xHCI) Specification Revision 1.0
  - Supports USB debugging capability on all SuperSpeed ports.
- Supports USB legacy function
- Compliant with PCI Express Base Specification Revision 2.0
- Supports Latency Tolerance Reporting ECN of PCI Express Specification
- Supports ExpressCard<sup>™</sup> Standard Release1.0
- Supports PCI Express Card Electromechanical Specification Revision 2.0
- Supports PCI Bus Power Management Interface Specification Revision 1.2
- Supports USB Battery Charging Specification Revision 1.2 and other portable devices
  - DCP mode of BC 1.2
  - CDP mode of BC 1.2
  - China Mobile Phone Chargers
  - EU Mobile Phone Chargers
  - Apple iOS products
- Operational registers are direct-mapped to PCI memory space
- Supports Serial Peripheral Interface (SPI) type ROM for Firmware
- Supports Firmware Download Interface from system BIOS or system software
- System clock: 24 MHz crystal



<R>



 $\mu$ PD720201/ $\mu$ PD720202 1. OVERVIEW

Small and low count pin package with improved signal pin assignment for efficient PCB layout

- $\mu$ PD720201 adopts 68pin QFN (8 x 8)
- $\mu$ PD720202 adopts 48pin QFN (7 x 7)
- 3.3 V and 1.05 V power supply

## 1.2 Applications

Desktop and Laptop computers, Tablet, Server, PCI Express Card / Express Card, Digital TV, Set-Top-Box, BD Player/Recorder, Media Player, Digital Audio systems, Projector, Multi Function Printer, Storage, Router, NAS, etc

#### 1.3 Ordering Information

| Part Number           | Package            | Operating temperature | Remark            |
|-----------------------|--------------------|-----------------------|-------------------|
| μPD720201K8-701-BAC-A | 68-pin QFN (8 × 8) | 0 ~ 85 °C             | Lead-free product |
| μPD720202K8-701-BAA-A | 48-pin QFN (7 x 7) |                       | Lead-free product |
| μPD720201K8-711-BAC-A | 68-pin QFN (8 × 8) | -40 ~ 85 °C           | Lead-free product |
| μPD720202K8-711-BAA-A | 48-pin QFN (7 x 7) |                       | Lead-free product |

<R> **Note**  $\mu$ PD720201K8-711-BAC-A &  $\mu$ PD720202K8-711-BAA-A should use the FW Download function.  $\mu$ PD720201K8-711-BAC-A &  $\mu$ PD720202K8-711-BAA-A do not support the External ROM (Serial Peripheral Interface (SPI) type ROM).

 $\mu$ PD720201 &  $\mu$ PD720202 should download the firmware from the External ROM (-701 versions only) or by FW download function after Power on Reset.

Regarding the External ROM & FW Download function, refer to "6.How to Access External ROM" & "7. FW Download Interface" in the  $\mu$ PD720201 &  $\mu$ PD720202 User's manual : R19UH0078E.

## 1.4 Block Diagram

Figure 1-1. μPD720201 Block Diagram



Figure 1-2. μPD720202 Block Diagram



| PCI Express<br>Gen2 Interface | Complies with PCI Express Gen2 interface, with 1 lane. This block includes both the link and PHY layers.                                          |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| xHCI Controller               | Handles all support required for USB 3.0, SuperSpeed and Hi-/Full-/Low-speed. This block includes the register interface from the system.         |
| Root hub                      | Hub function in host controller.                                                                                                                  |
| SS PHY                        | For SuperSpeed Tx/Rx                                                                                                                              |
| HS/FS/LS PHY                  | For Hi-/Full-/Low-Speed Tx/Rx                                                                                                                     |
| Power SW I/F                  | Connected to external power switch for port power control and over current detection.                                                             |
| SPI Interface                 | Connected to external serial ROM. When system BIOS or system software does not support FW download function, the external serial ROM is required. |
| OSC                           | Internal oscillator block.                                                                                                                        |

## 1.5 Pin Configuration (TOP VIEW)

68-pin QFN (8 × 8)
 μPD720201K8-701-BAC-A
 μPD720201K8-711-BAC-A

Figure 1-3. Pin Configuration of  $\mu$ PD720201



• **48-pin QFN (7 x 7)** μPD720202K8-701-BAA-A

μPD720202K8-711-BAA-A

Figure 1-4. Pin Configuration of  $\mu$ PD720202



# 2. PIN FUNCTION

This section describes each pin functions.

# 2.1 Power supply

Table 2-1. Power Supply

| Pin<br>Name | μPD720201<br>Pin No.                    | μPD720202<br>Pin No.        | I/O<br>Type | Function                                |
|-------------|-----------------------------------------|-----------------------------|-------------|-----------------------------------------|
| VDD33       | 15, 29, 40, 49,<br>57, 66               | 12, 22, 34, 43              | Power       | +3.3 V power supply                     |
| VDD10       | 9, 12, 28, 37,<br>43, 46, 54, 60,<br>63 | 6, 9, 21, 30, 33,<br>39, 42 | Power       | +1.05 V power supply.                   |
| AVDD33      | 6, 32                                   | 3, 25                       | Power       | +3.3 V power supply for analog circuit. |
| GND         | GND PAD                                 | GND PAD                     | Power       | Connect to ground.                      |
| IC(L)       | 34                                      | 27                          | I           | Test pin. Connect to ground.            |

# 2.2 Analog Signal

Table 2-2. Analog Signal

| Pin  | 720201  | 720202  | I/O  | Active | Function                       |
|------|---------|---------|------|--------|--------------------------------|
| Name | Pin No. | Pin No. | Type | Level  |                                |
| RREF | 33      | 26      | USB2 | -      | Reference resistor connection. |

## 2.3 System clock

Table 2-3. System Clock

| Pin<br>Name | 720201<br>Pin No. | 720202<br>Pin No. | Туре       | Active<br>Level | Function                                  |
|-------------|-------------------|-------------------|------------|-----------------|-------------------------------------------|
| XT1         | 31                | 24                | (OSC)      | _               | Oscillator in Connect to 24 MHz crystal.  |
| XT2         | 30                | 23                | O<br>(OSC) | _               | Oscillator out Connect to 24 MHz crystal. |

#### 2.3.1 System Interface signal

Table 2-4. System Interface Signal

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | I/O<br>Type                 | Active<br>Level | Function                                                                                                                                |
|----------|-------------------|-------------------|-----------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| PONRSTB  | 14                | 11                | (3.3 V<br>Schmitt<br>Input) | Low             | Power on reset signal. When supporting wakeup from D3cold, this signal should be pulled high with system auxiliary power supply.        |
| SMIB     | 1                 | 46                | O<br>(Open<br>Drain)        | Low             | System management Interrupt signal. This is controlled with the USB Legacy Support Control/Status register. Refer to the User's Manual. |

#### 2.3.2 **PCI Express Interface**

Table 2-5. PCI Express Interface

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | I/O<br>Type           | Active<br>Level | Function                                                                                                                                   |
|----------|-------------------|-------------------|-----------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| PECLKP   | 4                 | 1                 | I<br>(PCIE)           | -               | PCI Express 100 MHz Reference Clock.                                                                                                       |
| PECLKN   | 5                 | 2                 | I<br>(PCIE)           | -               | PCI Express 100 MHz Reference Clock.                                                                                                       |
| PETXP    | 7                 | 4                 | O<br>(PCIE)           | -               | PCI Express Transmit Data+.                                                                                                                |
| PETXN    | 8                 | 5                 | O<br>(PCIE)           | -               | PCI Express Transmit Data                                                                                                                  |
| PERXP    | 10                | 7                 | l<br>(PCIE)           | _               | PCI Express Receive Data+.                                                                                                                 |
| PERXN    | 11                | 8                 | I<br>(PCIE)           | -               | PCI Express Receive Data                                                                                                                   |
| PERSTB   | 2                 | 47                | I<br>(3.3 V<br>Input) | Low             | PCI Express "PERST#" signal.                                                                                                               |
| PEWAKEB  | 3                 | 48                | O<br>(Open<br>Drain)  | Low             | PCI Express "WAKE#" signal. This signal is used for remote wakeup mechanism, and requests the recovery of power and reference clock input. |
| PECREQB  | 13                | 10                | O<br>(Open<br>Drain)  | Low             | PCI Express "CLKREQ#" signal. This signal is used to request run/stop of reference clock.                                                  |

#### 2.3.3 USB Interface

Table 2-6. USB Interface

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | I/O<br>Type       | Active<br>Level | Function                                      |
|----------|-------------------|-------------------|-------------------|-----------------|-----------------------------------------------|
| U3TXDP1  | 35                | 28                | O<br>(USB3)       | _               | USB3.0 Transmit data D+ signal for SuperSpeed |
| U3TXDN1  | 36                | 29                | O<br>(USB3)       | _               | USB3.0 Transmit data D- signal for SuperSpeed |
| U3RXDP1  | 38                | 31                | l<br>(USB3)       | _               | USB3.0 Receive data D+ signal for SuperSpeed  |
| U3RXDN1  | 39                | 32                | l<br>(USB3)       | _               | USB3.0 Receive data D- signal for SuperSpeed  |
| U2DP1    | 41                | 35                | I/O<br>(USB2)     | _               | USB2.0 D+ signal for Hi-/Full-/Low-Speed      |
| U2DM1    | 42                | 36                | I/O<br>(USB2)     | _               | USB2.0 D- signal for Hi-/Full-/Low-Speed      |
| OCI1B    | 26                | 19                | 1                 | Low             | Over-current status input signal.             |
|          |                   |                   | (3.3 V<br>Input)  |                 | 0: Over-current condition is detected         |
|          |                   |                   | put/              |                 | 1: No over-current condition is detected      |
| PPON1    | 27                | 20                | 0                 | High            | USB port power supply control signal.         |
|          |                   |                   | (3.3 V<br>Output) |                 | 0: Power supply OFF                           |
|          |                   |                   |                   |                 | 1: Power supply ON                            |
| U3TXDP2  | 44                | 37                | O<br>(USB3)       | _               | USB3.0 Transmit data D+ signal for SuperSpeed |
| U3TXDN2  | 45                | 38                | O<br>(USB3)       | _               | USB3.0 Transmit data D- signal for SuperSpeed |
| U3RXDP2  | 47                | 40                | l<br>(USB3)       | _               | USB3.0 Receive data D+ signal for SuperSpeed  |
| U3RXDN2  | 48                | 41                | I<br>(USB3)       | _               | USB3.0 Receive data D- signal for SuperSpeed  |
| U2DP2    | 50                | 44                | I/O<br>(USB2)     | _               | USB2.0 D+ signal for Hi-/Full-/Low-Speed      |
| U2DM2    | 51                | 45                | I/O<br>(USB2)     | _               | USB2.0 D- signal for Hi-/Full-/Low-Speed      |
| OCI2B    | 24                | 17                | I                 | Low             | Over-current status input signal.             |
|          |                   |                   | (3.3 V<br>Input)  |                 | 0: Over-current condition is detected         |
|          |                   |                   | mput)             |                 | 1: No over-current condition is detected      |
| PPON2    | 25                | 18                | 0                 | High            | USB port power supply control signal.         |
|          |                   |                   | (3.3 V<br>Output) |                 | 0: Power supply OFF                           |
|          |                   |                   | Calput            |                 | 1: Power supply ON                            |

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | I/O<br>Type       | Active<br>Level | Function                                      |
|----------|-------------------|-------------------|-------------------|-----------------|-----------------------------------------------|
| U3TXDP3  | 52                | _                 | O<br>(USB3)       | ı               | USB3.0 Transmit data D+ signal for SuperSpeed |
| U3TXDN3  | 53                | _                 | O<br>(USB3)       | ı               | USB3.0 Transmit data D- signal for SuperSpeed |
| U3RXDP3  | 55                | _                 | l<br>(USB3)       | I               | USB3.0 Receive data D+ signal for SuperSpeed  |
| U3RXDN3  | 56                | _                 | (USB3)            | -               | USB3.0 Receive data D- signal for SuperSpeed  |
| U2DP3    | 58                | _                 | I/O<br>(USB2)     | -               | USB2.0 D+ signal for Hi-/Full-/Low-Speed      |
| U2DM3    | 59                | _                 | I/O<br>(USB2)     | I               | USB2.0 D- signal for Hi-/Full-/Low-Speed      |
| OCI3B    | 22                | _                 | 1                 | Low             | Over-current status input signal.             |
|          |                   |                   | (3.3 V<br>Input)  |                 | 0: Over-current condition is detected         |
|          |                   |                   | input)            |                 | 1: No over-current condition is detected      |
| PPON3    | 23                | _                 | 0                 | High            | USB port power supply control signal.         |
|          |                   |                   | (3.3 V<br>Output) |                 | 0: Power supply OFF                           |
|          |                   |                   | Cutputy           |                 | 1: Power supply ON                            |
| U3TXDP4  | 61                | _                 | O<br>(USB3)       | _               | USB3.0 Transmit data D+ signal for SuperSpeed |
| U3TXDN4  | 62                | _                 | O<br>(USB3)       | I               | USB3.0 Transmit data D- signal for SuperSpeed |
| U3RXDP4  | 64                | _                 | l<br>(USB3)       | -               | USB3.0 Receive data D+ signal for SuperSpeed  |
| U3RXDN4  | 65                | _                 | l<br>(USB3)       | -               | USB3.0 Receive data D- signal for SuperSpeed  |
| U2DP4    | 67                | -                 | I/O<br>(USB2)     | -               | USB2.0 D+ signal for Hi-/Full-/Low-Speed      |
| U2DM4    | 68                | _                 | I/O<br>(USB2)     | _               | USB2.0 D- signal for Hi-/Full-/Low-Speed      |
| OCI4B    | 20                | _                 | I                 | Low             | Over-current status input signal.             |
|          |                   |                   | (3.3 V<br>Input)  |                 | 0: Over-current condition is detected         |
|          |                   |                   | πραι)             |                 | 1: No over-current condition is detected      |
| PPON4    | 21                | _                 | 0                 | High            | USB port power supply control signal.         |
|          |                   |                   | (3.3 V<br>Output) |                 | 0: Power supply OFF                           |
|          |                   |                   | Juipui            |                 | 1: Power supply ON                            |

**Note 1**: The SuperSpeed signals (U3TXDPx, U3TXDNx, U3RXDPx, U3RXDNx) and high-/full-/low-signals (U2DPx, U2DMx) of μPD720201 and μPD720202 shall be connected to the same USB connecter, Refer to μPD720201/μPD720202 User's Manual.

Note 2: The Timing of PPONx assertion is changed from μPD720200. The PPONx of μPD720200A, μPD720201 and μPD720202 are asserted after the software sets Max Device Slots Enable(MaxSlotsEn) field in Configure(CONFIG) register or Host Controller Reset(HCRST) flag in USBCMD register. On μPD720200, the PPON(2:1) are asserted immediately after the PCIe Reset. Regarding the CONFIG and USBCMD register, refer to the μPD720201/μPD720202 User's Manual.

#### 2.3.4 SPI Interface

Table 2-7. SPI Interface

| Pin Name | 720201<br>Pin No. | 720202<br>Pin No. | Type                   | Active<br>Level | Function                                                                                                                                                |
|----------|-------------------|-------------------|------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPISCK   | 18                | 15                | O<br>(3.3 V<br>Output) | -               | SPI serial flash ROM clock signal.  When the external serial ROM is not mounted, this signal should be pulled down through a pull-down resistor.        |
| SPICSB   | 17                | 14                | O<br>(3.3 V<br>Output) | -               | SPI serial flash ROM chip select signal.  When the external serial ROM is not mounted, this signal should be pulled down through a pull- down resistor. |
| SPISI    | 19                | 16                | O<br>(3.3 V<br>Output) | -               | SPI serial flash ROM slave input signal.  When the external serial ROM is not mounted, this signal should be pulled down through a pull- down resistor. |
| SPISO    | 16                | 13                | (3.3 V<br>Input)       | -               | SPI serial flash ROM slave output signal.  This signal should be pulled up through a pull-up resistor in all cases.                                     |

## 3. ELECTRICAL SPECIFICATIONS

#### 3.1 Buffer List

• 3.3 V input buffer

OCI(4:1)B, PERSTB, IC(L)

• 3.3 V input schmitt buffer

**PONRSTB** 

• 3.3 V IOLH = 4mA output buffer

PPON(4:1)

• 3.3 V lo<sub>L</sub> = 4mA bi-directional buffer

SPISO, SPISI, SPISCK, SPICSB

• Open drain buffer

PEWAKEB, PECREQB, SMIB

• 3.3 V oscillator interface

XT1, XT2

• USB Classic interface

U2DP(4:1), U2DN(4:1), RREF

• PCI Express Serdes

PECLKP, PECLKN, PETXP, PETXN, PERXP, PERXN

• USB SuperSpeed Serdes (Serializer-Deserializer)

U3TXDP(4:1), U3TXDN(4:1), U3RXDP(4:1), U3RXDN(4:1)

# 3.2 Terminology

Table 3-1. Terms Used in Absolute Maximum Ratings

| Parameter            | Symbol                                               | Meaning                                                                                                                                                  |
|----------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply voltage | $V_{\tiny DD33}, V_{\tiny DD10}, \\ AV_{\tiny DD33}$ | Indicates the voltage range within which damage or reduced reliability will not result when power is applied to a VDD pin.                               |
| Input voltage        | V <sub>1</sub>                                       | Indicates voltage range within which damage or reduced reliability will not result when power is applied to an input pin.                                |
| Output voltage       | V <sub>o</sub>                                       | Indicates voltage range within which damage or reduced reliability will not result when power is applied to an output pin.                               |
| Output current       | I <sub>o</sub>                                       | Indicates absolute tolerance values for DC current to prevent damage or reduced reliability when current flows out of or into output pin.                |
| Storage temperature  | $T_{stg}$                                            | Indicates the element temperature range within which damage or reduced reliability will not result while no voltage or current is applied to the device. |

Table 3-2. Terms Used in Recommended Operating Range

| Parameter                | Symbol                                                           | Meaning                                                                                                                                                                |
|--------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply voltage     | V <sub>DD33</sub> ,<br>V <sub>DD10</sub> ,<br>AV <sub>DD33</sub> | Indicates the voltage range for normal logic operations occur when $\mbox{GND} = 0 \mbox{ V}.$                                                                         |
| High-level input voltage | V <sub>IH</sub>                                                  | Indicates the voltage, which is applied to the input pins of the device, is the voltage indicates that the high level states for normal operation of the input buffer. |
|                          |                                                                  | * If a voltage that is equal to or greater than the "Min." value is applied, the input voltage is guaranteed as high level voltage.                                    |
| Low-level input voltage  | V <sub>IL</sub>                                                  | Indicates the voltage, which is applied to the input pins of the device, is the voltage indicates that the low level states for normal operation of the input buffer.  |
|                          |                                                                  | * If a voltage that is equal to or lesser than the "Max." value is applied, the input voltage is guaranteed as low level voltage.                                      |
| Input rise time          | T <sub>ri</sub>                                                  | Indicates the limit value for the time period when an input voltage applied to the input pins of the device rises from 10% to 90%.                                     |
| Input fall time          | T <sub>fi</sub>                                                  | Indicates the limit value for the time period when an input voltage applied to the input pins of the device falls from 90% to 10%.                                     |
| Operating temperature    | T <sub>A</sub>                                                   | Indicates the ambient temperature range for normal logic operations.                                                                                                   |

Table 3-3. Term Used in DC Characteristics

| Parameter                        | Symbol          | Meaning                                                                                                                                              |
|----------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Off-state output leakage current | l <sub>oz</sub> | Indicates the current that flows from the power supply pins when the rated power supply voltage is applied when a 3-state output has high impedance. |
| Input leakage current            | <b>I</b> ,      | Indicates the current that flows when the input voltage is supplied to the input pin.                                                                |

## 3.3 Absolute Maximum Ratings

Table 3-4. Absolute Maximum Ratings

| Parameter                    | Symbol                               | Condition                  | Rating       | Units |
|------------------------------|--------------------------------------|----------------------------|--------------|-------|
| Power supply voltage         | $V_{\tiny DD33}$ , $AV_{\tiny DD33}$ |                            | −0.5 to +4.6 | V     |
|                              | V <sub>DD10</sub>                    |                            | −0.5 to +1.4 | V     |
| Input voltage, 3.3 V buffer  | V <sub>i</sub>                       | $V_{I} < V_{DD33} + 0.5 V$ | −0.5 to +4.6 | V     |
| Output voltage, 3.3 V buffer | V <sub>o</sub>                       | $V_{o} < V_{DD33} + 0.5 V$ | −0.5 to +4.6 | V     |
| Output current               | Io                                   | 4 mA Type                  | 8            | mA    |
| Storage temperature          | T <sub>stg</sub>                     |                            | -65 to +125  | °C    |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameters. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. The ratings and conditions indicated for DC characteristics and AC characteristics represent the quality assurance range during normal operation.

## 3.4 Recommended Operating Ranges

Table 3-5. Recommended Operating Ranges

| Parameter                     | Symbol                               | Condition      | Min.   | Тур. | Max.                   | Units |
|-------------------------------|--------------------------------------|----------------|--------|------|------------------------|-------|
| Operating voltage             | $V_{\tiny DD33}$ , $AV_{\tiny DD33}$ |                | 3.0    | 3.3  | 3.6                    | V     |
|                               | V <sub>DD10</sub>                    |                | 0.9975 | 1.05 | 1.1025                 | V     |
| High-level input voltage      | V <sub>IH</sub>                      |                | 2.0    |      | V <sub>DD33</sub> +0.3 | V     |
| Low-level input voltage       | V <sub>IL</sub>                      |                | -0.3   |      | 0.8                    | V     |
| Input rise time               | T <sub>ri</sub>                      | Normal Buffer  | 0      |      | 200                    | ns    |
|                               |                                      | Schmitt Buffer | 0      |      | 10                     | ms    |
| Input fall time               | T <sub>fi</sub>                      | Normal Buffer  | 0      |      | 200                    | ns    |
|                               |                                      | Schmitt Buffer | 0      |      | 10                     | ms    |
| Operating ambient temperature | T <sub>A</sub>                       |                | 0      |      | +85                    | °C    |
| (μPD720201K8-701-BAC-A,       |                                      |                |        |      |                        |       |
| μPD720202K8-701-BAA-A)        |                                      |                |        |      |                        |       |
| Operating ambient temperature | T <sub>A</sub>                       |                | -40    |      | +85                    | °C    |
| (μPD720201K8-711-BAC-A,       |                                      |                |        |      |                        |       |
| μPD720202K8-711-BAA-A)        |                                      |                |        |      |                        |       |

#### **DC Characteristics** 3.5

Table 3-6. DC Characteristics

| Parameter                 | Symbol          | Condition                 | Min.                   | Max. | Units |
|---------------------------|-----------------|---------------------------|------------------------|------|-------|
| Off-state output current  | I <sub>oz</sub> | $V_{I} = V_{DD33}$ or GND |                        | ±10  | μА    |
| Input leakage current     | I,              | $V_{I} = V_{DD33}$ or GND |                        | ±10  | μΑ    |
| Low-level output voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 0mA     |                        | 0.1  | V     |
| High-level output voltage | V <sub>OH</sub> | I <sub>OH</sub> = 0mA     | V <sub>DD33</sub> -0.1 |      | V     |

Table 3-7. USB interface block

| Parameter                                                     | Symbol              | Conditions                     | Min. | Max. | Unit |
|---------------------------------------------------------------|---------------------|--------------------------------|------|------|------|
| Output pin impedance                                          | Z <sub>HSDRV</sub>  |                                | 40.5 | 49.5 | Ω    |
| Input Levels for Low-/Full-Speed:                             | 1                   |                                |      | •    |      |
| High-level input voltage (drive)                              | V <sub>IH</sub>     |                                | 2.0  |      | V    |
| High-level input voltage (floating)                           | V <sub>IHZ</sub>    |                                | 2.7  | 3.6  | V    |
| Low-level input voltage                                       | V <sub>IL</sub>     |                                |      | 0.8  | V    |
| Differential input sensitivity                                | V <sub>DI</sub>     | (D+) - (D-)                    | 0.2  |      | V    |
| Differential common mode range                                | V <sub>CM</sub>     | Includes V <sub>DI</sub> range | 0.8  | 2.5  | V    |
| Output Levels for Low-/Full-Speed:                            |                     |                                |      |      | •    |
| High-level output voltage                                     | V <sub>OH</sub>     | RL of 14.25 kΩ to GND          | 2.8  | 3.6  | V    |
| Low-level output voltage                                      | V <sub>oL</sub>     | RL of 1.425 kΩ to 3.6 V        | 0.0  | 0.3  | V    |
| SE1                                                           | V <sub>OSE1</sub>   |                                | 0.8  |      | V    |
| Output signal crossover point voltage                         | V <sub>CRS</sub>    |                                | 1.3  | 2.0  | V    |
| Input Levels for Hi-Speed:                                    |                     |                                |      |      | •    |
| Hi-speed squelch detection threshold (differential signal)    | V <sub>HSSQ</sub>   |                                | 100  | 150  | mV   |
| Hi-Speed disconnect detection threshold (differential signal) | V <sub>HSDSC</sub>  |                                | 525  | 625  | mV   |
| Hi-Speed data signaling common mode voltage range             | V <sub>HSCM</sub>   |                                | -50  | +500 | mV   |
| Hi-Speed differential input signaling level                   | See Figure          | 3-13                           |      |      | 1    |
| Output Levels for Hi-Speed:                                   | 1                   |                                |      |      |      |
| Hi-Speed idle state                                           | V <sub>HSOI</sub>   |                                | -10  | +10  | mV   |
| Hi-Speed data signaling high                                  | V <sub>HSOH</sub>   |                                | 360  | 440  | mV   |
| Hi-Speed data signaling low                                   | V <sub>HSOL</sub>   |                                | -10  | +10  | mV   |
| Chirp J level (differential signal)                           | V <sub>CHIRPJ</sub> |                                | 700  | 1100 | mV   |
| Chirp K level (differential signal)                           | V <sub>CHIRPK</sub> |                                | -900 | -500 | mV   |

#### 3.6 Pin Capacitance

Table 3-8. Pin capacitance

| Parameter                     | Symbol           | Condition | Min. | Max. | Units |
|-------------------------------|------------------|-----------|------|------|-------|
| SPI Interface Pin capacitance | C <sub>SPI</sub> |           |      | 5    | pF    |

#### 3.7 Sequence for turning on or off power

It is recommended that the time difference between the start of power-supply rise (3.3V or 1.05V) and the point where both power supplies are stabilized should be within 100ms, regardless of the order of power source. A voltage of  $0.1V_{\tiny DD}$  has to be raised to  $0.9V_{\tiny DD}$  while the time difference is measured.



#### 3.8 AC Characteristics

#### 3.8.1 System Clock

Table 3-9. System clock (XT1/XT2) ratings

| Parameter        | Symbol            | Condition | Min.        | Тур. | Max.        | Units |
|------------------|-------------------|-----------|-------------|------|-------------|-------|
| Clock frequency  | F <sub>CLK</sub>  | Crystal   | –100<br>ppm | 24   | +100<br>ppm | MHz   |
| Clock duty cycle | T <sub>DUTY</sub> |           | 40          | 50   | 60          | %     |

**Remark** Required accuracy of crystal or oscillator block includes initial frequency accuracy, the spread of Crystal capacitor loading, supply voltage, temperature and aging, etc.

#### 3.8.2 PCI Express Reference Clock

Table 3-10. PCI Express Interface - Reference Clock (PECLKP and PECLKN) Timings

| Parameter                                                        | Symbol                   | Condition      | Min.  | Max.   | Units |
|------------------------------------------------------------------|--------------------------|----------------|-------|--------|-------|
| Rising Edge Rate                                                 | T <sub>RISE</sub>        | See Figure 3-5 | 0.6   | 4.0    | V/ns  |
| Falling Edge Rate                                                | T <sub>FALL</sub>        | See Figure 3-5 | 0.6   | 4.0    | V/ns  |
| Differential Input High Voltage                                  | V <sub>IH</sub>          | See Figure 3-8 | +150  |        | mV    |
| Differential Input Low Voltage                                   | V <sub>IL</sub>          | See Figure 3-8 |       | -150   | mV    |
| Absolute crossing point voltage                                  | V <sub>CROSS</sub>       | See Figure 3-3 | +250  | +550   | mV    |
| Variation of $V_{\text{cross}}$ over all rising clock edge       | V <sub>CROSS DELTA</sub> | See Figure 3-4 |       | +140   | mV    |
| Ring-back Voltage Margin                                         | V <sub>RB</sub>          | See Figure 3-8 | -100  | +100   | mV    |
| Time before V <sub>RB</sub> is allowed                           | T <sub>STABLE</sub>      | See Figure 3-8 | 500   |        | ps    |
| Average Clock Period Accuracy                                    | T <sub>PERIOD AVG</sub>  |                | -300  | +2800  | ppm   |
| Absolute Period (including Jitter and Spread Spectrum)           | T <sub>PERIOD ABS</sub>  |                | 9.847 | 10.203 | ns    |
| Cycle to Cycle Jitter                                            | V <sub>CCJITTER</sub>    |                |       | 150    | ps    |
| Absolute Max input voltage                                       | V <sub>MAX</sub>         | See Figure 3-3 |       | +1.15  | V     |
| Absolute Min input voltage                                       | V <sub>MIN</sub>         | See Figure 3-3 |       | -0.3   | V     |
| Duty Cycle                                                       |                          | See Figure 3-6 | 40    | 60     | %     |
| Rising edge rate (PECLKP) to falling edge rate (PECLKN) matching |                          | See Figure 3-7 |       | 20     | %     |
| Clock source DC impedance                                        | Z <sub>c-DC</sub>        | See Figure 3-2 | 40    | 60     | Ω     |

Figure 3-2. PCI Express Reference Clock System Measurement Point and Loading



Figure 3-3. PCI Express Single-Ended Measurement Points for Absolute Cross Point and Swing



Figure 3-4. PCI Express Single-Ended Measurement Points for Delta Cross Point



Figure 3-5. PCI Express Single-Ended Measurement Points for Rise and Fall Time Matching



Clock Period (Differential) Negative Duty Cycle (Differential) Positive Duty Cycle (Differential) 0.0 V ---**PECLKP** minus PECLKN

Figure 3-6. PCI Express Differential Measurement Points for Duty Cycle and Period

Figure 3-7. PCI Express Differential Measurement Points for Rise and Fall Time



Figure 3-8. PCI Express Differential Measurement Points for Ring-back



#### 3.8.3 Reset

Table 3-11. Power on Reset (PONRSTB) Timings

| Parameter           | Symbol  | Condition      | Min. | Max. | Units |
|---------------------|---------|----------------|------|------|-------|
| Power on reset time | TPONRST | See Figure 3-9 | 1    |      | ms    |

- Remarks 1. There is no order to power-on of VDD33, AVDD33, AVDD33 and VDD10.
  - 2. All power sources should be stable within 100 ms from the fastest rising edge of power sources.
  - 3. PONRSTB shall be de-asserted after all power sources and the system clock become stable.
  - 4. PONRSTB shall be de-asserted before de-asserting PERSTB.

Table 3-12. PCI Express Interface - PERSTB Signal Timings

| Parameter                                   | Symbol                 | Condition      | Min. | Max. | Units |
|---------------------------------------------|------------------------|----------------|------|------|-------|
| Power stable to PERSTB inactive             | T <sub>PVPERL</sub>    | See Figure 3-9 | 100  |      | ms    |
| PECLKP/PECLKN stable before PERSTB inactive | T <sub>PERST-CLK</sub> | See Figure 3-9 | 100  |      | μS    |

Figure 3-9. Power Up and Reset



Remark As a power saving feature, the μPD720201 / μPD720202 stops XT1/XT2 oscillation whenever PERSTB is asserted (low) while PONRSTB is inactive (high). XT1/XT2 oscillation does not stop while PONRSTB is asserted (low).

#### 3.8.4 PCI Express CLKREQ#

Table 3-13. PCI Express Interface – Power-Up and PECREQB Signal Timings

| Parameter                                 | Symbol             | Condition       | Min. | Max. | Units |
|-------------------------------------------|--------------------|-----------------|------|------|-------|
| PONRSTB inactive to PECREQB Output active | T <sub>PVCRL</sub> | See Figure 3-10 |      | 1    | μS    |

Table 3-14. PCI Express Interface – PECREQB Clock Control Timings

| Parameter                                | Symbol              | Condition       | Min. | Max. | Units |
|------------------------------------------|---------------------|-----------------|------|------|-------|
| PECREQB de-asserted high to clock parked | T <sub>CRHOFF</sub> | See Figure 3-11 | 0    |      | ns    |
| PECREQB asserted low to clock active     | T <sub>CRLON</sub>  | See Figure 3-11 |      | 400  | ns    |

Figure 3-10. PCI Express Power-Up PECREQB Timing



Figure 3-11. PCI Express PECREQB Clock Control Timing



## 3.8.5 PCI Express Interface – Differential Transmitter (TX) Specifications

(Refer to PCI Express Base Specification Revision 2.0 for more information)

Table 3-15. PCI Express Interface – Differential Transmitter (TX) Specifications

(1/2)

|                                                                          |                                |               |                               | (1/2)     |
|--------------------------------------------------------------------------|--------------------------------|---------------|-------------------------------|-----------|
| Parameter                                                                | Symbol                         | 2.5GT/s       | 5.0GT/S.                      | Units     |
| Unit Interval                                                            | UI                             | 399.88(min)   | 199.94(min)                   | ps        |
|                                                                          |                                | 400.12(max)   | 200.06(max)                   |           |
| Differential Peak to Peak(p-p) Tx                                        | V <sub>TX-DIFFp-p</sub>        | 0.8(min)      | 0.8(min)                      | V         |
| voltage swing                                                            |                                | 1.2(max)      | 1.2(max)                      |           |
| Tx de-emphasis level ratio                                               | V <sub>TX-DE-RATIO-3.5dB</sub> | 3.0(min)      | 3.0(min)                      | dB        |
|                                                                          |                                | 4.0(max)      | 4.0(max)                      |           |
| Tx de-emphasis level ratio                                               | V <sub>TX-DE-RATIO-6dB</sub>   | Not specified | 5.5(min)                      | dB        |
|                                                                          |                                |               | 6.5(max)                      |           |
| Instantaneous lone pulse width                                           | T <sub>MIN-PULSE</sub>         | Not specified | 0.9(min)                      | UI        |
| Transmitter Eye including all jitter sources                             | T <sub>TX-EYE</sub>            | 0.75(min)     | 0.75(min)                     | UI        |
| Maximum time between the jitter median and max deviation from the median | T <sub>TX-EYE-MEDIAN-to-</sub> | 0.125(max)    | Not specified                 | UI        |
| Tx deterministic jitter >1.5MHz                                          | T <sub>TX-HF-DJ-DD</sub>       | Not specified | 0.15(max)                     | UI        |
| Tx RMS jitter > 1.5MHz                                                   | T <sub>TX-LF-RMS</sub>         | Not specified | 3.0                           | ps<br>RMS |
| Transmitter rise and fall time                                           | T <sub>TX-RISE-FALL</sub>      | 0.125(min)    | 0.15(max)                     | UI        |
| Tx rise/fall mismatch                                                    | T <sub>RF-MISMATCH</sub>       | Not specified | 0.1(max)                      | UI        |
| Maximum Tx PLL bandwidth                                                 | B <sub>WTX-PLL</sub>           | 22(max)       | 16(max)                       | MHz       |
| Minimum Tx PLL BW for 3dB peaking                                        | B <sub>WTX-PLL-LO-3DB</sub>    | 1.5(min)      | 8(min)                        | MHz       |
| Minimum Tx PLL BW for 1dB peaking                                        | B <sub>WTX-PLL-LO-1DB</sub>    | Not specified | 5(min)                        | MHz       |
| Tx PLL peaking with 8MHz min BW                                          | P <sub>KGTX-PLL1</sub>         | Not specified | 3.0(max)                      | dB        |
| Tx PLL peaking with 5MHz min BW                                          | P <sub>KGTX-PLL2</sub>         | Not specified | 1.0(max)                      | dB        |
| Tx package plus Si differential return loss                              | R <sub>LTX-DIFF</sub>          | 10(min)       | 10(min) for 0.05 –<br>1.25GHz | dB        |
|                                                                          |                                |               | 8(min) for 1.25 –<br>2.5GHz   |           |
| Tx package plus Si common mode return loss                               | R <sub>LTX-CM</sub>            | 6(min)        | 6(min)                        | dB        |
| DC differential Tx impedance                                             | Z <sub>TX-DIFF-DC</sub>        | 80(min)       | 120(max)                      | Ω         |
|                                                                          |                                | 120(max)      |                               |           |

(2/2)

|                                                                                  | 1                                 |                  |                  | (2/2) |
|----------------------------------------------------------------------------------|-----------------------------------|------------------|------------------|-------|
| Parameter                                                                        | Symbol                            | 2.5GT/s          | 5.0GT/S.         | Units |
| Tx AC common mode voltage (5GT/s)                                                | V <sub>TX-CM-AC-PP</sub>          | Not specified    | 100(max)         | mVPP  |
| Tx AC common mode voltage (2.5GT/s)                                              | V <sub>TX-CM-AC-P</sub>           | 20               | Not specifed     | mV    |
| Transmitter short-circuit current limit                                          | I <sub>TX-SHORT</sub>             | 90(max)          | 90(max)          | mA    |
| Transmitter DC common-mode                                                       | V <sub>TX-DC-CM</sub>             | 0(min)           | 0(min)           | V     |
| voltage                                                                          |                                   | 3.6(max)         | 3.6(max)         |       |
| Absolute Delta of DC Common Mode                                                 | V <sub>TX-CM-DC-ACTIVE-</sub>     | 0(min)           | 0(min)           | mV    |
| Voltage during L0 and Electrical Idle                                            | IDLE-DELTA                        | 100(max)         | 100(max)         |       |
| Absolute Delta of DC Common Mode                                                 | V <sub>TX-CM-DC-LINE-DELTA</sub>  | 0(min)           | 0(min)           | mV    |
| Voltage between PETXP and PETXN                                                  |                                   | 25(max)          | 25(max)          |       |
| Electrical Idle Differential Peak                                                | V <sub>TX-IDLE-DIFF-AC-p</sub>    | 0(min)           | 0(min)           | mV    |
| Output Voltage                                                                   |                                   | 20(max)          | 20(max)          |       |
| DC Electrical Idle Differential Output                                           | V <sub>TX-IDLE-DIFF-DC</sub>      | Not specified    | 0(min)           | mV    |
| Voltage                                                                          |                                   |                  | 5(max)           |       |
| The amount of voltage change allowed during Receiver Detection                   | V <sub>TX-RCV-DETECT</sub>        | 600(max)         | 600(max)         | mV    |
| Minimum time spent in Electrical Idle                                            | T <sub>TX-IDLE-MIN</sub>          | 20(min)          | 20(min)          | ns    |
| Maximum time to transition to a valid Electrical Idle after sending an EIOS      | T <sub>TX-IDLE-SET-TO-IDLE</sub>  | 8(max)           | 8(max)           | ns    |
| Maximum time to transition to valid diff signaling after leaving Electrical Idle | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | 8(max)           | 8(max)           | ns    |
| Crosslink random timeout                                                         | T <sub>CROSSLINK</sub>            | 1.0(max)         | 1.0(max)         | ns    |
| Lane-to-Lane Output Skew                                                         | L <sub>TX-SKEW</sub>              | 500ps + 2UI(max) | 500ps + 4UI(max) | ps    |
| AC Coupling Capacitor                                                            | C <sub>TX</sub>                   | 75(min)          | 75(min)          | nF    |
|                                                                                  |                                   | 200(max)         | 200(max)         |       |

## 3.8.6 PCI Express Interface – Differential Receiver (RX) Specifications

(Refer to PCI Express Base Specification Revision 2.0 for more information)

Table 3-16. PCI Express Interface – Differential Receiver (RX) Specifications

(1/2)

|                                                         |                                    |               |                               | (1/2) |
|---------------------------------------------------------|------------------------------------|---------------|-------------------------------|-------|
| Parameter                                               | Symbol                             | 2.5GT/s       | 5.0GT/S.                      | Units |
| Unit Interval                                           | UI                                 | 399.88(min)   | 199.94(min)                   | ps    |
|                                                         |                                    | 400.12(max)   | 200.06(max)                   |       |
| Differential Rx peak-peak voltage for                   | V <sub>RX-DIFF-PP-CC</sub>         | 0.175(min)    | 0.120(min)                    | V     |
| common Reference clock Rx architecture                  |                                    | 1.2(max)      | 1.2(max)                      |       |
| Differential Rx peak-peak voltage for                   | $V_{\text{RX-DIFF-PP-DC}}$         | 0.175(min)    | 0.100(min)                    | V     |
| data clocked Rx architecture                            |                                    | 1.2(max)      | 1.2(max)                      |       |
| Receiver eye time opening                               | t <sub>RX-EYE</sub>                | 0.40(min)     | Not specified                 | UI    |
| Max Rx inherent timing error                            | t <sub>RX-TJ-CC</sub>              | Not specified | 0.40(max)                     | UI    |
| Max Rx inherent timing error                            | t <sub>RX-TJ-DC</sub>              | Not specified | 0.34(max)                     | UI    |
| Max Rx inherent deterministic timing error              | t <sub>RX-DJ-DD-CC</sub>           | Not specified | 0.30(max)                     | UI    |
| Max Rx inherent deterministic timing error              | t <sub>RX-DJ-DD-DC</sub>           | Not specified | 0.24(max)                     | UI    |
| Max time delta between median and deviation from median | t <sub>RX-EYE-MEDIAN-to-MAX-</sub> | 0.3(max)      | Not specified                 | UI    |
| Minimum width pulse at Rx                               | t <sub>RX-MIN-PULSE</sub>          | Not specified | 0.6(min)                      | UI    |
| Min/max pulse voltage on consecutive UI                 | t <sub>rx-max-min-ratio</sub>      | Not specified | 5(max)                        | -     |
| Maximum Rx PLL bandwidth                                | B <sub>WRX-PLL-HI</sub>            | 22(max)       | 16(max)                       | MHz   |
| Minimum Rx PLL BW for 3dB peaking                       | B <sub>WRX-PLL-LO-3DB</sub>        | 1.5(min)      | 8(min)                        | MHz   |
| Minimum Rx PLL BW for 1dB peaking                       | B <sub>WRX-PLL-LO-1DB</sub>        | Not specified | 5(min)                        | MHz   |
| Rx PLL peaking with 8 MHz min BW                        | P <sub>KGRX-PLL1</sub>             | Not specified | 3.0                           | dB    |
| Rx PLL peaking with 5MHz min BW                         | P <sub>KGRX-PLL2</sub>             | Not specified | 1.0                           | dB    |
| Rx package plus Si differential return loss             | R <sub>LRX-DIFF</sub>              | 10(min)       | 10(min) for 0.05 –<br>1.25GHz | dB    |
|                                                         |                                    |               | 8(min) for 1.25 –<br>2.5GHz   |       |
| Common mode Rx return loss                              | R <sub>LRX-CM</sub>                | 6(min)        | 6(min)                        | dB    |
| Receiver DC single ended                                | Z <sub>RX-DC</sub>                 | 40(min)       | 40(min)                       | Ω     |
| impedance                                               |                                    | 60(max)       | 60(max)                       |       |
| DC differential impedance                               | Z <sub>RX-DIFF-DC</sub>            | 80(min)       | Not specified                 | Ω     |
|                                                         |                                    | 120(max)      |                               |       |
|                                                         | •                                  | •             | •                             | •     |

(2/2)

| Parameter                                                      | Symbol                           | 2.5GT/s   | 5.0GT/S.  | Units |
|----------------------------------------------------------------|----------------------------------|-----------|-----------|-------|
| Rx AC common mode voltage                                      | V <sub>RX-CM-AC-P</sub>          | 150(max)  | 150(max)  | mVP   |
| DC input CM input Impedance for V>0 during Reset or power down | Z <sub>RX-HIGH-IMP-DC-POS</sub>  | 50k(min)  | 50k(min)  | Ω     |
| DC input CM input Impedance for V<0 during Reset or power down | Z <sub>RX-HIGH-IMP-DC-NEG</sub>  | 1.0k(min) | 1.0k(min) | Ω     |
| Electrical Idle Detect Threshold                               | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65(min)   | 65(min)   | mV    |
|                                                                |                                  | 175(max)  | 175(max)  |       |
| Unexpected Electrical Idle Enter                               | t <sub>RX-IDLE-DET-DIFF</sub> -  | 10(max)   | 10(max)   | ms    |
| Detect Threshold Integration Time                              | ENTERTIME                        |           |           |       |
| Lane to Lane skew                                              | L <sub>RX-SKEW</sub>             | 20(max)   | 8(max)    | ns    |

## 3.8.7 USB3.0 SuperSpeed Interface - Differential Transmitter (TX) Specifications

(Refer to Universal Serial Bus 3.0 Specification Revision 1.0 for more information)

**Table 3-17. Transmitter Normative Electrical Parameters** 

| Parameter                                                      | Symbol                     | Min    | Max    | Units |
|----------------------------------------------------------------|----------------------------|--------|--------|-------|
| Unit Interval                                                  | UI                         | 199.94 | 200.06 | ps    |
| Differential p-p Tx voltage swing                              | V <sub>TX-DIFF-PP</sub>    | 0.8    | 1.2    | V     |
| Tx de-emphasis                                                 | V <sub>TX-DE-RATIO</sub>   | 3.0    | 4.0    | dB    |
| DC differential impedance                                      | R <sub>TX-DIFF-DC</sub>    | 72     | 120    | Ω     |
| The amount of voltage change allowed during Receiver Detection | V <sub>TX-RCV-DETECT</sub> |        | 0.6    | V     |
| AC Coupling Capacitor                                          | C <sub>AC-COUPLING</sub>   | 75     | 200    | nF    |
| Maximum slew rate                                              | t <sub>CDR-SLEW-MAX</sub>  |        | 10     | ms/s  |

Table 3-18. Transmitter Informative Electrical Parameters

| Parameter                                              | Symbol                          | Min   | Max   | Units |
|--------------------------------------------------------|---------------------------------|-------|-------|-------|
| Deterministic min pulse                                | t <sub>MIN-PULSE-Dj</sub>       | 0.96  |       | UI    |
| Tx min pulse                                           | t <sub>MIN-PULSE-Tj</sub>       | 0.90  |       | UI    |
| Transmitter Eye                                        | t <sub>TX-EYE</sub>             | 0.625 |       | UI    |
| Tx deterministic jitter                                | t <sub>TX-DJ-DD</sub>           |       | 0.205 | UI    |
| Tx input capacitance for return loss                   | C <sub>TX-PARASITIC</sub>       |       | 1.25  | pF    |
| Transmitter DC common mode impedance                   | R <sub>TX-DC</sub>              | 18    | 30    | Ω     |
| Transmitter short-circuit current limit                | I <sub>TX-SHORT</sub>           |       | 60    | mA    |
| Transmitter DC common-mode voltage                     | V <sub>TX-DC-CM</sub>           | 0     | 2.2   | V     |
| Tx AC common mode voltage                              | V <sub>TX-CM-AC-PP-ACTIVE</sub> |       | 100   | mVp-p |
| Absolute DC Common Mode Voltage between U1 and U0      | V <sub>TX-CM-DC-ACTIVE</sub> -  |       | 200   | mV    |
| Electrical Idle Differential Peak- Peak Output voltage | V <sub>TX-IDLE-DIFF-AC-pp</sub> | 0     | 10    | mV    |
| DC Electrical Idle Differential Output<br>Voltage      | V <sub>TX-IDLE-DIFF-DC</sub>    | 0     | 10    | mV    |

## 3.8.8 USB3.0 SuperSpeed Interface - Differential Receiver (RX) Specifications

(Refer to Universal Serial Bus 3.0 Specification Revision 1.0 for more information)

Table 3-19. Receiver Normative Electrical Parameters

| Parameter                                                      | Symbol                            | Min    | Max    | Units |
|----------------------------------------------------------------|-----------------------------------|--------|--------|-------|
| Unit Interval                                                  | UI                                | 199.94 | 200.06 | ps    |
| Receiver DC common mode impedance                              | R <sub>RX-DC</sub>                | 18     | 30     | Ω     |
| DC differential impedance                                      | R <sub>RX-DIFF-DC</sub>           | 72     | 120    | Ω     |
| DC Input CM Input Impedance for V>0 during Reset of Power down | Z <sub>RX-HIGH-IMP-DC-POS</sub>   | 25k    |        | Ω     |
| LFPS Detect Threshold                                          | V <sub>RX-LFPS-DET-DIFF-p-p</sub> | 100    | 300    | mV    |

Table 3-20. Receiver Informative Electrical Parameters

| Parameter                                                | Symbol                             | Min | Max   | Units  |
|----------------------------------------------------------|------------------------------------|-----|-------|--------|
| Differential Rx peak-to-peak voltage                     | V <sub>RX-DIFF-PP-POST-EQ</sub>    | 30  |       | mV     |
| Max Rx inherent timing error                             | $T_{RX-Tj}$                        |     | 0.45  | UI     |
| Max Rx inherent deterministic timing error               | T <sub>RX-DJ-DD</sub>              |     | 0.285 | UI     |
| Rx input capacitance for return loss                     | C <sub>RX-PARASITIC</sub>          |     | 1.1   | pF     |
| Rx AC common mode voltage                                | V <sub>RX-CM-AC-P</sub>            |     | 150   | mVPeak |
| Rx AC common mode voltage during the U1 to U0 transition | V <sub>RX-CM-DC-ACTIVE-IDLE-</sub> |     | 200   | mVPeak |

#### 3.8.9 USB2.0 interface

(Refer to Universal Serial Bus Specification Revision 2.0 for more information)

Table 3-21. Low-Speed Source Electrical Characteristics

| Parameter                                                      | Symbol               | Min     | Max     | Units |
|----------------------------------------------------------------|----------------------|---------|---------|-------|
| Driver Characteristics:                                        |                      |         |         |       |
| Transition Time:                                               |                      |         |         |       |
| Rise Time                                                      | T <sub>LR</sub>      | 75      | 300     | ns    |
| Fall Time                                                      | T <sub>LF</sub>      | 75      | 300     | ns    |
| Rise and Fall Time Matching                                    | T <sub>LRFM</sub>    | 80      | 125     | %     |
| Clock Timings:                                                 |                      |         |         |       |
| Low-Speed Data Rate                                            | T <sub>LDRATHS</sub> | 1.49925 | 1.50075 | Mb/s  |
| Low-Speed Data Timing:                                         |                      |         |         |       |
| Source Jitter for Differential<br>Transition to SE0 Transition | T <sub>LDEOP</sub>   | -40     | 100     | ns    |
| Source Jitter total (including frequency tolerance):           |                      |         |         |       |
| To Next Transition                                             | T <sub>DDJ1</sub>    | -25     | 25      | ns    |
| For Paired Transitions                                         | T <sub>DDJ2</sub>    | -14     | 14      | ns    |
| Differential Receiver Jitter:                                  |                      |         |         |       |
| To Next Transition                                             | T <sub>UJR1</sub>    | -152    | 152     | ns    |
| For Paired Transitions                                         | T <sub>UJR2</sub>    | -200    | 200     | ns    |
| Source SE0 interval of EOP                                     | T <sub>LEOPT</sub>   | 1.25    | 1.50    | μS    |
| Receiver SE0 interval of EOP                                   | T <sub>LEOPR</sub>   | 670     |         | ns    |
| Width of SE0 interval during differential transition           | T <sub>LST</sub>     |         | 210     | ns    |

Table 3-22. Full-Speed Source Electrical Characteristics

| Parameter                                                      | Symbol               | Min     | Max     | Units |
|----------------------------------------------------------------|----------------------|---------|---------|-------|
| Driver Characteristics:                                        |                      |         |         |       |
| Rise Time                                                      | T <sub>FR</sub>      | 4       | 20      | ns    |
| Fall Time                                                      | T <sub>FF</sub>      | 4       | 20      | ns    |
| Differential Rise and Fall Time<br>Matching                    | T <sub>FRFM</sub>    | 90      | 111.11  | %     |
| Clock Timings:                                                 |                      |         |         |       |
| Full-Speed Data Rate                                           | T <sub>FDRATHS</sub> | 11.9940 | 12.0060 | Mb/s  |
| Frame Interval                                                 | T <sub>FRAME</sub>   | 0.9995  | 1.0005  | ms    |
| Consecutive Frame Interval Jitter                              | T <sub>RFI</sub>     |         | 42      | ns    |
| Full-Speed Data Timing:                                        |                      |         |         |       |
| Source Jitter for Differential<br>Transition to SE0 Transition | T <sub>FDEOP</sub>   | -2      | 5       | ns    |
| Source Jitter total (including frequency tolerance):           |                      |         |         |       |
| To Next Transition                                             | T <sub>DJ1</sub>     | -3.5    | 3.5     | ns    |
| For Paired Transitions                                         | T <sub>DJ2</sub>     | -4      | 4       | ns    |
| Receiver Jitter:                                               |                      |         |         |       |
| To Next Transition                                             | T <sub>JR1</sub>     | -18.5   | 18.5    | ns    |
| For Paired Transitions                                         | $T_{JR2}$            | -9      | 9       | ns    |
| Source SE0 interval of EOP                                     | T <sub>FEOPT</sub>   | 160     | 175     | ns    |
| Receiver SE0 interval of EOP                                   | T <sub>FEOPR</sub>   | 82      |         | ns    |
| Width of SE0 interval during differential transition           | T <sub>FST</sub>     |         | 14      | ns    |

Table 3-23. Hi-Speed Source Electrical Characteristics

| Parameter                                  | Symbol               | Min      | Max                  | Units |
|--------------------------------------------|----------------------|----------|----------------------|-------|
| Driver Characteristics:                    |                      |          |                      |       |
| Rise Time (10% - 90%)                      | T <sub>HSR</sub>     | 500      |                      | ps    |
| Fall Time (10% - 90%)                      | T <sub>HSF</sub>     | 500      |                      | ps    |
| Driver waveform requirements               | See Figure 3-15      |          | •                    |       |
| Clock Timings:                             | •                    |          |                      |       |
| Hi-Speed Data Rate                         | T <sub>HSDRAT</sub>  | 497.760  | 480.240              | Mb/s  |
| Microframe Interval                        | T <sub>HSFRAME</sub> | 124.9375 | 125.0625             | μS    |
| Consecutive Microframe Interval Difference | T <sub>HSRFI</sub>   |          | 4 Hi-Speed bit times |       |
| Hi-Speed Data Timing:                      | •                    |          |                      |       |
| Data source jitter                         | See Figure 3-15      |          |                      |       |
| Receiver jitter tolerance                  | See Figure 3-13      |          |                      |       |

Table 3-24. Hub Event Timings

| Parameter                                                                                                        | Symbol                 | Min | Max  | Units        |
|------------------------------------------------------------------------------------------------------------------|------------------------|-----|------|--------------|
| Time to detect a downstream facing port connect event                                                            | T <sub>DCNN</sub>      | 2.5 | 2000 | μS           |
| Time to detect a disconnect event at a hub's downstream facing port                                              | T <sub>DDIS</sub>      | 2   | 2.5  | μS           |
| Duration of driving resume to a downstream port                                                                  | T <sub>DRSMDN</sub>    | 20  |      | ms           |
| Time from detecting downstream resume to rebroadcast                                                             | T <sub>URSM</sub>      |     | 1.0  | ms           |
| Inter-packet delay for packets traveling in same direction                                                       | T <sub>HSIPDSD</sub>   | 88  |      | Bit<br>times |
| Inter-packet delay for packets traveling in opposite direction                                                   | T <sub>HSIPDOD</sub>   | 8   |      | Bit<br>times |
| Inter-packet delay for root hub response for Hi-Speed                                                            | T <sub>HSRSPIPD1</sub> |     | 192  | Bit<br>times |
| Time for which a Chirp J or Chirp K must be continuously detected by hub during Reset handshake                  | T <sub>FILT</sub>      | 2.5 |      | μS           |
| Time after end of device Chirp K by which hub must start driving first Chirp K in the hub's chirp sequence       | Т <sub>рснвіт</sub>    |     | 100  | μS           |
| Time for which each individual Chirp J or Chirp K in the chirp sequence is driven downstream by hub during reset | Т <sub>рснвіт</sub>    | 40  | 60   | μs           |
| Time before end of reset by which a hub must end its downstream chirp sequence                                   | T <sub>DCHSE0</sub>    | 100 | 500  | μS           |

Differential Input Voltage Range **Differential Output** Crossover Voltage Range 1.0 0.2 0.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2 0.0 0.4 0.6 1.6 Input Voltage Range (V)

Figure 3-12. Differential Input Sensitivity Range for Low-/Full-Speed





Figure 3-14. Receiver Measurement Fixtures





Figure 3-15. Transmit Waveform for Transceiver at U2DP/U2DM

Figure 3-16. Transmitter Measurement Fixtures





Crossover TPERIOD -Points Crossover Extended Points Diff.Data-to-Source EOP Width: TFEOPT SE0 Skew TLEOPT N \* TPERIOD + TXDEOP TLEOPR

Figure 3-18. Differential-to-EOP Transition Skew and EOP Width for Low-/Full-Speed Differential Data Lines Receiver EOP Width: TFEOPR

TPERIOD < Differential **Data Lines** -T<sub>xJR1</sub> -T<sub>xJR2</sub> Consecutive Transitions N \* TPERIOD + TxJR1 Paired **Transitions** N \* TPERIOD + TxJR2

Figure 3-19. Receiver Jitter Tolerance for Low-/Full-Speed

#### 3.8.10 SPI Type Serial ROM Interface

<R>

Table 3-25. SPI Type Serial ROM Interface Signals Timing (SPI Mode 0)

| Parameter                                      | Symbol                | Min. | Max. | Units |
|------------------------------------------------|-----------------------|------|------|-------|
| SPISCK Clock Frequency                         |                       | 1    | 20   | MHz   |
| Clock pulses width Low                         | t <sub>scllow</sub>   | 25   |      | ns    |
| Clock pulses width high                        | t <sub>sclhigh</sub>  | 25   |      | ns    |
| SPICSB disable time                            | t <sub>scsdis</sub>   | 100  |      | ns    |
| SPICSB setup time                              | t <sub>scssu</sub>    | 25   |      | ns    |
| SPICSB hold time                               | t <sub>scsh</sub>     | 20   |      | ns    |
| SPISI setup time to SPISCK rising edge         | t <sub>sowsu</sub>    | 6    |      | ns    |
| SPISI hold time from SPISCK rising edge        | t <sub>sdwh</sub>     | 6    |      | ns    |
| SPISO validate time from SPISCK falling edge   | t <sub>SDRVALID</sub> |      | 25   | ns    |
| SPISO hold time from SPISCK falling edge       | t <sub>SDRH</sub>     | 0    |      | ns    |
| SPISO pull-up time from SPICSB disabled (Note) | t <sub>SRDET</sub>    |      | 170  | ns    |

<sup>&</sup>lt;R> **Note** "SPISO disable time from SPICSB disabled [ $t_{SDRDIS}$ ]" is expanded including "SPISO pull-up time [ $t_{SRDET}$ ]" as of Rev5.00. This specification must be met only if  $\mu$ PD720201 and  $\mu$ PD720202 aborts firmware loading by PCIe reset.



Figure 3-20. SPI Type Serial ROM Signal Timing

<R>

Figure 3-21. SPISO Pull-up Timing from SPICSB disabled



## 3.9 Power Consumption

Table 3-26. Power Consumption of  $\mu$ PD720201

| Parameter            | Device connection                      | Condition                                                                                                                       | VDD10<br>line | VDD33<br>line | AVDD33<br>line | Units |
|----------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|----------------|-------|
| Power<br>Consumption | No device                              | There is no device on the ports under the L1 condition.                                                                         |               | 0.4           | 1.0            | mA    |
|                      |                                        | There is no device on the ports under the L0 condition.                                                                         | 150           | 3             | 22             | mA    |
|                      | 1 device                               | Only one device is connected on the port.                                                                                       |               |               |                |       |
|                      |                                        | Low-Speed data transfer on the port.                                                                                            | 30            | 3             | 10             | mΑ    |
|                      |                                        | Full-Speed data transfer on the port.                                                                                           | 140           | 3             | 22             | mA    |
|                      |                                        | Hi-Speed data transfer on the port.                                                                                             | 150           | 35            | 22             | mΑ    |
|                      |                                        | SuperSpeed transfer on the port.                                                                                                | 430           | 3             | 32             | mΑ    |
|                      | 2 devices                              | Two devices are connected on the ports.                                                                                         |               |               |                |       |
|                      |                                        | Low-Speed data transfer on the both ports.                                                                                      | 40            | 3             | 10             | mA    |
|                      |                                        | Full-Speed data transfer on the both ports.                                                                                     | 160           | 4             | 22             | mA    |
|                      |                                        | Hi-Speed data transfer on the both ports.                                                                                       | 150           | 43            | 22             | mA    |
|                      |                                        | SuperSpeed transfer on the both ports.                                                                                          | 520           | 3             | 32             | mA    |
|                      | 3 devices                              | Three devices are connected on the ports.                                                                                       |               |               |                |       |
|                      |                                        | Low-Speed data transfer on the three ports.                                                                                     | 40            | 3             | 10             | mA    |
|                      |                                        | Full-Speed data transfer on the three ports.                                                                                    | 170           | 5             | 22             | mΑ    |
|                      |                                        | Hi-Speed data transfer on the three ports.                                                                                      | 150           | 48            | 22             | mA    |
|                      |                                        | SuperSpeed transfer on the three ports.                                                                                         | 610           | 3             | 32             | mA    |
|                      | 4 devices                              | Four devices are connected on the ports.                                                                                        |               |               |                |       |
|                      |                                        | Low-Speed data transfer on the four ports.                                                                                      | 40            | 3             | 11             | mA    |
|                      |                                        | Full-Speed data transfer on the four ports.                                                                                     | 180           | 6             | 22             | mΑ    |
|                      |                                        | Hi-Speed data transfer on the four ports.                                                                                       | 150           | 55            | 22             | mA    |
|                      |                                        | SuperSpeed transfer on the four ports.                                                                                          | 700           | 3             | 32             | mA    |
|                      | 4 SS hubs<br>with SS and<br>HS devices | Four SuperSpeed hub are connected on the all ports under SS and HS data transfer.                                               | 710           | 57            | 32             | mA    |
|                      | No device<br>(D3-cold)                 | Power consumption during system sleep condition. (Wake On Connect, Wake On Disconnect and Wake On Over-current are disabled.)   | 0.9           | 0.3           | 0.1            | mA    |
|                      |                                        | Power consumption during system sleep condition. (Wake On Connect, Wake On Disconnect and/or Wake On Over-current are enabled.) | 3.4           | 0.3           | 1.0            | mA    |
|                      | LS device<br>(D3-cold)                 | Power consumption during system sleep condition with one LS device enabling the remote wakeup function.                         | 2.9           | 0.3           | 0.1            | mA    |

Typical condition (T<sub>A</sub> = 25°C, V<sub>DD33</sub> = 3.3 V, V<sub>DD10</sub> = 1.05 V), operating PCI Express Gen2 system.

Table 3-27. Power Consumption of  $\mu$ PD720202

| Parameter            | Device connection                      | Condition                                                                                                                       | VDD10<br>line | VDD33<br>line | AVDD3<br>3 line | Units |
|----------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|-----------------|-------|
| Power<br>Consumption | No device                              | There is no device on the ports under the L1 condition.                                                                         | 8             | 0.2           | 1.0             | mA    |
|                      |                                        | There is no device on the ports under the L0 condition.                                                                         | 150           | 3             | 22              | mA    |
|                      | 1 device                               | Only one device is connected on the port.                                                                                       |               |               |                 |       |
|                      |                                        | Low-Speed data transfer on the port.                                                                                            | 30            | 2             | 10              | mA    |
|                      |                                        | Full-Speed data transfer on the port.                                                                                           | 130           | 3             | 22              | mA    |
|                      |                                        | Hi-Speed data transfer on the port.                                                                                             | 140           | 35            | 22              | mA    |
|                      |                                        | SuperSpeed transfer on the port.                                                                                                | 360           | 2             | 32              | mA    |
|                      | 2 devices                              | Two devices are connected on the ports.                                                                                         |               |               |                 |       |
|                      |                                        | Low-Speed data transfer on the both ports.                                                                                      | 30            | 2             | 11              | mA    |
|                      |                                        | Full-Speed data transfer on the both ports.                                                                                     | 150           | 3             | 22              | mA    |
|                      |                                        | Hi-Speed data transfer on the both ports.                                                                                       | 140           | 43            | 22              | mA    |
|                      |                                        | SuperSpeed transfer on the both ports.                                                                                          | 450           | 2             | 32              | mA    |
|                      | 2 SS hubs<br>with SS and<br>HS devices | Two SuperSpeed hub are connected on the both ports under SS and HS data transfer.                                               | 460           | 42            | 32              | mA    |
|                      | No device<br>(D3-cold)                 | Power consumption during system sleep condition. (Wake On Connect, Wake On Disconnect and Wake On Over-current are disabled.)   | 0.7           | 0.1           | 0.1             | mA    |
|                      |                                        | Power consumption during system sleep condition. (Wake On Connect, Wake On Disconnect and/or Wake On Over-current are enabled.) | 2.2           | 0.1           | 0.9             | mA    |
|                      | LS device<br>(D3-cold)                 | Power consumption during system sleep condition with one LS device enabling the remote wakeup function.                         | 1.8           | 0.1           | 0.1             | mA    |

Typical condition (T<sub>A</sub> = 25°C, V<sub>DD33</sub> = 3.3 V, V<sub>DD10</sub> = 1.05 V), operating PCI Express Gen2 system.

# 4. PACKAGE DRAWINGS

- μPD720201K8-701-BAC-A
- μPD720201K8-711-BAC-A

#### 68-PIN QFN (8x8)









|      | (UNIT:mm)  |
|------|------------|
| ITEM | DIMENSIONS |
| D    | 8.00       |
| E    | 8.00       |
| Α    | 0.90 MAX.  |
| A1   | 0.05 MAX.  |
| b    | 0.20±0.05  |
| С    | 0.20       |
| е    | 0.40       |
| f    | 0.10       |
| Lp   | 0.40±0.05  |
| x1   | 0.07       |
| x2   | 0.05       |
| у    | 0.08       |
| D2   | 6.20       |
| E2   | 6.20       |

- μPD720202K8-701-BAA-A
- μPD720202K8-711-BAA-A

#### 48-PIN QFN (7x7)





| (UNIT:mm)  |
|------------|
| DIMENSIONS |
| 7.00       |
| 7.00       |
| 0.90 MAX.  |
| 0.05 MAX.  |
| 0.25 +0.05 |
| 0.20       |
| 0.50       |
| 0.10       |
| 0.40±0.05  |
| 0.10       |
| 0.05       |
| 0.08       |
| 5.70       |
| 5.70       |
|            |

## 5. RECOMMENDED SOLDERING CONDITIONS

The  $\mu$ PD720201 and  $\mu$ PD720202 should be soldered and mounted under the following recommended conditions.

For soldering methods and conditions other than those recommended below, contact a Renesas Electronics sales representative.

For technical information, see the following website.

Semiconductor Device Mount Manual (http://www.renesas.com/prod/package/manual/)

• μPD720201K8-701-BAC-A : 68-PIN QFN (8x8)

• μPD720202K8-701-BAA-A : 48-PIN QFN (7x7)

• μPD720201K8-711-BAC-A : 68-PIN QFN (8x8)

• μPD720202K8-711-BAA-A : 48-PIN QFN (7x7)

| Soldering Method | Soldering Conditions                                                                                                                                                                                                                                                                                                                                                                                                      | Symbol     |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Infrared reflow  | Peak package's surface temperature: 260°C, Reflow time: 60 seconds or less (220°C or higher), Maximum allowable number of reflow processes: 3, Exposure limit Note: 7 days (10 hours pre-backing is required at 125°C afterwards), Flux: Rosin flux with low chlorine (0.2 Wt% or below) recommended. <caution>  Non-heat-resistant trays, such as magazine and taping trays, cannot be baked before unpacking.</caution> | IR60-107-3 |

**Note** The Maximum number of days during which the product can be stored at a temperature of 25°C and a relative humidity of 65% or less after dry-pack package is opened.

# $\mu$ PD720201/ $\mu$ PD720202 Data Sheet

| Rev. | Date               |      | Description                                                                                                                                                                                                                                                                                                |  |  |
|------|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|      |                    | Page | Summary                                                                                                                                                                                                                                                                                                    |  |  |
| 0.01 | Dec. 7, 2010       | -    | First Edition issued                                                                                                                                                                                                                                                                                       |  |  |
| 0.02 | Apr. 21, 2011      | -    | <ul> <li>Chapter1</li> <li>Updated ordering information.</li> <li>Chapter2</li> <li>Updated Table 5-1. SPI Interface</li> </ul>                                                                                                                                                                            |  |  |
|      |                    |      | <ul><li>Chapter4</li><li>Updated Package information.</li></ul>                                                                                                                                                                                                                                            |  |  |
| 0.03 | June 6, 2011       | -    | <ul> <li>Chapter 1</li> <li>Changed the revision of USB Battery Charging Specification</li> <li>Chapter 5</li> <li>Updated the Recommended Soldering Condition Information</li> </ul>                                                                                                                      |  |  |
| 0.04 | September 16, 2011 | -    | <ul> <li>Chapter 1</li> <li>Updated the section 1.2 Applications</li> <li>Chapter 2</li> <li>Modified the misdescription of SMIB (I/O Type) of Table 2-4. System Interface Signal.</li> <li>Chapter 3</li> <li>Updated the SPI Type Serial ROM Interface</li> <li>Updated the Power Consumption</li> </ul> |  |  |
| 1.00 | September 26, 2011 | -    | <ul> <li>Document promoted from Preliminary Data to full Data.         (Document No. R19DS0047E)     </li> <li>Chapter 3         Modified the misdescription OCIxB of the section 3.1 Buffer List     </li> </ul>                                                                                          |  |  |
| 2.00 | March 2, 2012      | -    | <ul> <li>Chapter 1</li> <li>Modified the typo of part number of section 1.5 Pin Configuration</li> <li>Chapter 2</li> <li>Changed the Function of SPISO of Table 2-7. SPI Interface</li> </ul>                                                                                                             |  |  |

| Rev. | Date               | Description |                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|------|--------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|      |                    | Page        | Summary                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 3.00 | May 25, 2012       | -           | <ul> <li>Chapter 1</li> <li>Updated 1.3 Ordering Information</li> <li>Updated 1.5 Pin Configuration (TOP VIEW)</li> <li>Chapter 3</li> <li>Updated the Operating Temperature Table 3-5. Recommended</li> </ul>                                                                                                                                                                                                                    |  |
|      |                    |             | Operating Ranges  Deleted the condition of Table 3-6. DC Characteristics  Deleted the condition of Table 3-9. System clock (XT1/XT2) ratings  Deleted the condition of Table 3-11. Power on Reset (PONRSTB) Timings  Change the parameter name & value of Table 3-13. PCI Express Interface -Power-Up and PECREQB Signal Timings  Added the remark to Figure 3-9. Power Up and Reset  Chapter 4  Added the part number  Chapter 5 |  |
| 4.00 | September 20, 2012 | -           | <ul> <li>Added the part number</li> <li>Chapter 3</li> <li>Deleted the description of section 3.9</li> </ul>                                                                                                                                                                                                                                                                                                                      |  |
| 5.00 | January 17, 2013   |             | <ul> <li>Chapter 1</li> <li>Updated 1.1 Features</li> <li>Added "Note" to 1.3 Ordering Information</li> <li>Chapter 3</li> <li>Updated Table3-25 SPI Type Serial ROM Interface Signals Timing (SPI Mode 0)</li> <li>Added Figure 3-21 SPISO Pull-up Timing from SPICSB disabled</li> <li>All Chapters</li> <li>Modified the typo</li> </ul>                                                                                       |  |

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information,
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries, (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe GmbH

Renesas Electronics Europe Limited
Dukes Meadow, Milliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-651-700, Fax: +44-1628-651-804

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Ha Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 i. nunLu Haidian District. Beiiing 100083. P.R.China

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2868-9318, Fax: +852 2869-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.

Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-588-3737, Fax: 482-2-588-5141